• Snapboard
  • Activity
  • Reports
  • Campaign
Welcome ,

Chat with the recruiter

...Minimize

Hey I'm Online! Leave me a message.
Let me know if you have any questions.

Looking for Circuit Design Engineer - in Santa Clara, CA

In California / United States

Save this job

Looking for Circuit Design Engineer - in Santa Clara, CA   

Click on the below icons to share this job to Linkedin, Twitter!

JOB TITLE:

Looking for Circuit Design Engineer - in Santa Clara, CA

JOB TYPE:

JOB SKILLS:

JOB LOCATION:

Santa Clara California / United States

JOB DESCRIPTION:

Job Title:Circuit Design Engineer
Duration: 6 months
Location: Santa Clara, CA

PLL CIRCUIT DESIGN ENGINEER

THE ROLE:
AMD is searching for an experienced Circuit Design Engineer to join the fast-growing PLL design team, responsible for defining, specifying, and implementing current and future advanced PLL IPs powering client products.
Join a dynamic team and give a boost to your personal career in a challenging and fascinating ever-growing, never-boring area! Looking forward to welcoming you in the team!

THE PERSON:
Solid knowledge Analog Circuit Design in FinFET technology specifically in PLLs and associated subblocks including VCO, charge-pump, dividers, state machines, LDO, feedback and compensation techniques, bandgap, TDC, interpolator circuits, high speed buffers etc.
Solid knowledge of industry standard tools and practices for analog circuit design
Good knowledge in Physical design, STA, methodology scripts (Tcl), knowledge on Perl, Python
Quality-oriented mindset
Strong and effective communication skills and team spirit

KEY RESPONSIBILITIES:
Design of building blocks of a PLL including architecture development and transistor level circuit design
Run pre-tapeout verification flows to confirm design meets performance, power, reliability and timing requirements.
Work closely with mask design engineers to deliver the physical design as well as define production/bench-level test plans with post-silicon characterization groups for silicon evaluation to ensure interlocked and high-quality execution


PREFERRED EXPERIENCE:
5-8 years of professional experience in the semiconductor industry
Experience in FinFET & Dual Patterning nodes such as 16/14/10/7nm
Hands-on design experience in performance analog and hybrid Phase Locked Loops, analog-to-digital (ADC), digital-to-analog (DAC) data converter, VCO, LDO, bandgap, charge pump, op-amps, interpolator circuits.
Experience with the following is a plus: Digital PLL techniques, TDC or DSP and control theory experience related to digital PLLs, Dual charge-pump PLL designs, Fractional-N PLLs, spread-spectrum PLLs.
Proficient with Cadence custom circuit design tools like ADE-L and ADE-XL and running Monte-Carlo, noise, aging, EM and IR drop simulations and stability analysis.
Have good experience with simulation tools such as Spectre, Hspice, AFS, and MATLAB, System Verilog, Python.
Capable of understanding DRC and LVS results with verification tools (Calibre, ICV, or like)
Proficiency in scripting languages like Perl, Python, matlab etc. is a plus.
Able to work effectively in a team, with good interpersonal skills, enthusiasm and positive energy High-frequency design experience
Possess strong analytical/problem solving skills and pronounced attention to details
Must be a self-starter, and able to independently drive tasks to completion

ACADEMIC CREDENTIALS:
Master's in electrical engineering or equivalent preferred

Position Details

POSTED:

Jun 23, 2021

EMPLOYMENT:

INDUSTRY:

SNAPRECRUIT ID:

S1620486299825600

LOCATION:

California / United States

CITY:

Santa Clara

Job Origin:

CEIPAL_ORGANIC_FEED

A job sourcing event
In Dallas Fort Worth
Aug 19, 2017 9am-6pm
All job seekers welcome!

Looking for Circuit Design Engineer - in Santa Clara, CA    Apply

Click on the below icons to share this job to Linkedin, Twitter!

Job Title:Circuit Design Engineer
Duration: 6 months
Location: Santa Clara, CA

PLL CIRCUIT DESIGN ENGINEER

THE ROLE:
AMD is searching for an experienced Circuit Design Engineer to join the fast-growing PLL design team, responsible for defining, specifying, and implementing current and future advanced PLL IPs powering client products.
Join a dynamic team and give a boost to your personal career in a challenging and fascinating ever-growing, never-boring area! Looking forward to welcoming you in the team!

THE PERSON:
Solid knowledge Analog Circuit Design in FinFET technology specifically in PLLs and associated subblocks including VCO, charge-pump, dividers, state machines, LDO, feedback and compensation techniques, bandgap, TDC, interpolator circuits, high speed buffers etc.
Solid knowledge of industry standard tools and practices for analog circuit design
Good knowledge in Physical design, STA, methodology scripts (Tcl), knowledge on Perl, Python
Quality-oriented mindset
Strong and effective communication skills and team spirit

KEY RESPONSIBILITIES:
Design of building blocks of a PLL including architecture development and transistor level circuit design
Run pre-tapeout verification flows to confirm design meets performance, power, reliability and timing requirements.
Work closely with mask design engineers to deliver the physical design as well as define production/bench-level test plans with post-silicon characterization groups for silicon evaluation to ensure interlocked and high-quality execution


PREFERRED EXPERIENCE:
5-8 years of professional experience in the semiconductor industry
Experience in FinFET & Dual Patterning nodes such as 16/14/10/7nm
Hands-on design experience in performance analog and hybrid Phase Locked Loops, analog-to-digital (ADC), digital-to-analog (DAC) data converter, VCO, LDO, bandgap, charge pump, op-amps, interpolator circuits.
Experience with the following is a plus: Digital PLL techniques, TDC or DSP and control theory experience related to digital PLLs, Dual charge-pump PLL designs, Fractional-N PLLs, spread-spectrum PLLs.
Proficient with Cadence custom circuit design tools like ADE-L and ADE-XL and running Monte-Carlo, noise, aging, EM and IR drop simulations and stability analysis.
Have good experience with simulation tools such as Spectre, Hspice, AFS, and MATLAB, System Verilog, Python.
Capable of understanding DRC and LVS results with verification tools (Calibre, ICV, or like)
Proficiency in scripting languages like Perl, Python, matlab etc. is a plus.
Able to work effectively in a team, with good interpersonal skills, enthusiasm and positive energy High-frequency design experience
Possess strong analytical/problem solving skills and pronounced attention to details
Must be a self-starter, and able to independently drive tasks to completion

ACADEMIC CREDENTIALS:
Master's in electrical engineering or equivalent preferred


Please wait..!!