image
  • Snapboard
  • Activity
  • Reports
  • Campaign
Welcome ,
loadingbar
Loading, Please wait..!!

ASIC DFT Engineering Technical Leader

  • ... Posted on: Mar 19, 2026
  • ... Cisco
  • ... Bangalore Urban, Gujarat
  • ... Salary: Not Available
  • ... Full-time

ASIC DFT Engineering Technical Leader   

Job Title :

ASIC DFT Engineering Technical Leader

Job Type :

Full-time

Job Location :

Bangalore Urban Gujarat United States

Remote :

No

Jobcon Logo Job Description :

Meet the TeamThe Common Hardware Group (CHG) delivers the silicon, optics, and hardware platforms for Cisco's core Switching, Routing, and Wireless products. With ~2,100 employees across 16 countries, we design the networking hardware for Enterprises and Service Providers of various sizes, the Public Sector, and Non-Profit Organizations across the world. Cisco Silicon One (#CiscoSiliconOne) is the only unifying silicon architecture in the market that enables customers to deploy the best-of-breed silicon from Top of Rack (TOR) switches all the way through web scale data centers and across service provider, enterprise networks, and data centers with a fully unified routing and switching portfolio. Come join us and take part in shaping Cisco's ground-breaking solutions by designing, developing and testing some of the most complex ASICs being developed in the industry.You will be in the Silicon One development organization as an ASIC Implementation Technical Lead in Bangalore India with a primary focus on Design-for-Test. You will work with Front-end RTL teams, backend physical design teams to understand chip architecture and drive DFT requirements early in the design cycle. As a member of this team you will also be involved in crafting groundbreaking next generation networking chips. You will help lead to drive the DFT and quality process through the entire Implementation flow and post silicon validation phases with additional exposure to physical design signoff activities.Your ImpactResponsible for implementing the Hardware Design-for-Test (DFT) features that support ATE, in-system test, debug and diagnostics needs of the designs.Responsible for development of innovative DFT IP in collaboration with the multi-functional teams, and play a key role in full chip design integration with the testability features coordinated in the RTL.Work closely with the design/design-verification and PD teams to enable the integration and validation of the Test logic in all phases of the implementation and post silicon validation flows.Your team will participate in the creation of Innovative Hardware DFT & physical design aspects for new silicon device models, bare die & stacked die, driving re-usable test and debug strategies.The job requires the candidate to have the ability to craft solutions and debug with minimal mentorship.Minimum Qualifications:Bachelor's or a Master’s Degree in Electrical or Computer Engineering required with at least 10 years of experience.Knowledge of the latest innovative trends in DFT, test and silicon engineering.Experience with Jtag protocols, Scan and BIST architectures, including memory BIST and boundary scan.Experience with ATPG and EDA tools like TestMax, Tetramax, Tessent tool sets, PrimeTimeVerification skills include, System Verilog Logic Equivalency checking and validating the Test-timing of the designExperience with Jtag protocols, Scan and BIST architectures, including memory BIST and boundary scan.Experience with ATPG and EDA tools like TestMax, Tetramax, Tessent tool sets, PrimeTimeExperience working with Gate level simulation, debugging with VCS and other simulators.Post-silicon validation and debug experience; Ability to work with ATE patterns, P1687Strong verbal skills and ability to thrive in a multifaceted environmentScripting skills: Tcl, Python/Perl.Preferred Qualifications:Verilog design experience - developing custom DFT logic & IP integration; familiarity with functional verificationDFT CAD development - Test Architecture, Methodology and InfrastructureTest Static Timing AnalysisPost silicon validation using DFT patterns.

View Full Description

Jobcon Logo Position Details

Posted:

Mar 19, 2026

Reference Number:

15820_4381522281

Employment:

Full-time

Salary:

Not Available

City:

Bangalore Urban

Job Origin:

APPCAST_CPC

Share this job:

  • linkedin

Jobcon Logo
A job sourcing event
In Dallas Fort Worth
Aug 19, 2017 9am-6pm
All job seekers welcome!

ASIC DFT Engineering Technical Leader    Apply

Click on the below icons to share this job to Linkedin, Twitter!

Meet the TeamThe Common Hardware Group (CHG) delivers the silicon, optics, and hardware platforms for Cisco's core Switching, Routing, and Wireless products. With ~2,100 employees across 16 countries, we design the networking hardware for Enterprises and Service Providers of various sizes, the Public Sector, and Non-Profit Organizations across the world. Cisco Silicon One (#CiscoSiliconOne) is the only unifying silicon architecture in the market that enables customers to deploy the best-of-breed silicon from Top of Rack (TOR) switches all the way through web scale data centers and across service provider, enterprise networks, and data centers with a fully unified routing and switching portfolio. Come join us and take part in shaping Cisco's ground-breaking solutions by designing, developing and testing some of the most complex ASICs being developed in the industry.You will be in the Silicon One development organization as an ASIC Implementation Technical Lead in Bangalore India with a primary focus on Design-for-Test. You will work with Front-end RTL teams, backend physical design teams to understand chip architecture and drive DFT requirements early in the design cycle. As a member of this team you will also be involved in crafting groundbreaking next generation networking chips. You will help lead to drive the DFT and quality process through the entire Implementation flow and post silicon validation phases with additional exposure to physical design signoff activities.Your ImpactResponsible for implementing the Hardware Design-for-Test (DFT) features that support ATE, in-system test, debug and diagnostics needs of the designs.Responsible for development of innovative DFT IP in collaboration with the multi-functional teams, and play a key role in full chip design integration with the testability features coordinated in the RTL.Work closely with the design/design-verification and PD teams to enable the integration and validation of the Test logic in all phases of the implementation and post silicon validation flows.Your team will participate in the creation of Innovative Hardware DFT & physical design aspects for new silicon device models, bare die & stacked die, driving re-usable test and debug strategies.The job requires the candidate to have the ability to craft solutions and debug with minimal mentorship.Minimum Qualifications:Bachelor's or a Master’s Degree in Electrical or Computer Engineering required with at least 10 years of experience.Knowledge of the latest innovative trends in DFT, test and silicon engineering.Experience with Jtag protocols, Scan and BIST architectures, including memory BIST and boundary scan.Experience with ATPG and EDA tools like TestMax, Tetramax, Tessent tool sets, PrimeTimeVerification skills include, System Verilog Logic Equivalency checking and validating the Test-timing of the designExperience with Jtag protocols, Scan and BIST architectures, including memory BIST and boundary scan.Experience with ATPG and EDA tools like TestMax, Tetramax, Tessent tool sets, PrimeTimeExperience working with Gate level simulation, debugging with VCS and other simulators.Post-silicon validation and debug experience; Ability to work with ATE patterns, P1687Strong verbal skills and ability to thrive in a multifaceted environmentScripting skills: Tcl, Python/Perl.Preferred Qualifications:Verilog design experience - developing custom DFT logic & IP integration; familiarity with functional verificationDFT CAD development - Test Architecture, Methodology and InfrastructureTest Static Timing AnalysisPost silicon validation using DFT patterns.

Loading
Please wait..!!