image
  • Snapboard
  • Activity
  • Reports
  • Campaign
Welcome ,
loadingbar
Loading, Please wait..!!

Verification Engineer Intermediate

  • ... Posted on: Oct 30, 2025
  • ... TekWissen LLC
  • ... Longmont, Colorado
  • ... Salary: Not Available
  • ... Full-time

Verification Engineer Intermediate   

Job Title :

Verification Engineer Intermediate

Job Type :

Full-time

Job Location :

Longmont Colorado United States

Remote :

No

Jobcon Logo Job Description :

Overview:
TekWissen is a global workforce management provider headquartered in Ann Arbor, Michigan that offers strategic talent solutions to our clients world-wide. This Client is an American multinational semiconductor company based in Santa Clara, California, that develops computer processors and related technologies for business and consumer markets. global company that specializes in manufacturing semiconductor devices used in computer processing. The company also produces flash memories, graphics processors, motherboard chip sets, and a variety of components used in consumer electronics goods.
Job Title: Verification Engineer - Intermediate
Work Location: Longmont, CO 80501
Duration: 5 Months
Work Type: Temporary Assignment
Job Type: Onsite
Job Description:
Essential skills:
  • Must be fluent in the synthesizable constructs of SystemVerilog; should be able to design a basic module without any trouble
  • Must be competent in class-based verification techniques using SystemVerilog; UVM experience is highly preferred, but other frameworks like VMM, OVM, or something custom are still valuable
  • Must be familiar with how to compile and run a simulation, open a design, and debug it using an industry standard simulator like Synopsys' VCS, Siemens QuestaSim, or Cadence Xcelium
  • Must have a good understanding of the industry landscape; should understand and articulate ASIC and FPGA-relevant concepts
  • Must be able to pick up new techniques quickly and be a strong self-learner; candidate should be able to design new features thoughtfully after considering all tradeoffs with guidance from senior engineers
Nice-to-have skills:
  • FPGA Experience (Xilinx/client FPGA preferred), Vivado experience
  • Write scripts quickly for task automation or result summaries: Python, Bash, Perl, TCL, etc.
  • High speed IO familiarity like Ethernet, PCIe, CXL
  • Design creation with client Vivado toolchain; familiarity with various client IPs
  • Linux kernel debugging experience
  • Experience with licensed verification IP (VIP) from Siemens, Cadence, or Synopsys
  • ASIC or FPGA bring-up after chip tapeout
JOB DUTIES:
  • Participate in design and functional verification of a block(s) of IP.
  • Be part of a team of design and verification engineers, working closely with other team members to understand and verify the functionality of a given design element within the context of the block and overall system.
  • Be responsible for developing and improving simulation test environments consisting of directed and constrained-random tests to be run during simulation.
  • Be expected to adopt the evolving verification methodologies used in the industry to functionally and work within the existing verification infrastructure.
  • Be familiar with hardware modeling and/or assertion-based verification method.
  • In this role you will be part of a PCIe development and productization team. A majority of the verification will target PCIe device testing DMA, CXL, IDE, VIP models, traffic generators/checkers, etc.
EXPERIENCE:
  • 3 or more years of verification experience with SystemVerilog for IP or system level verification; a particular focus being deep testbench creation experience and/or agent (AKA BFM) development
  • Familiar with UVM verification methodologies
  • Strong debug skills with simulation tools like QuestaSim, VCS, or Xcelium
  • Strong analytical skills and attention to detail
  • Excellent written and communication skills
  • Familiarity with PCIe and serial protocols is a bonus
  • Client/Xilinx FPGA and tools experience is a bonus
TekWissen Group is an equal opportunity employer supporting workforce diversity.

Jobcon Logo Position Details

Posted:

Oct 30, 2025

Employment:

Full-time

Salary:

Not Available

Snaprecruit ID:

SD-CIE-115d9b43d97bca0e555db50acf2cbba0df665349e69d14002f490da5bbed56eb

City:

Longmont

Job Origin:

CIEPAL_ORGANIC_FEED

Share this job:

  • linkedin

Jobcon Logo
A job sourcing event
In Dallas Fort Worth
Aug 19, 2017 9am-6pm
All job seekers welcome!

Verification Engineer Intermediate    Apply

Click on the below icons to share this job to Linkedin, Twitter!

Overview:
TekWissen is a global workforce management provider headquartered in Ann Arbor, Michigan that offers strategic talent solutions to our clients world-wide. This Client is an American multinational semiconductor company based in Santa Clara, California, that develops computer processors and related technologies for business and consumer markets. global company that specializes in manufacturing semiconductor devices used in computer processing. The company also produces flash memories, graphics processors, motherboard chip sets, and a variety of components used in consumer electronics goods.
Job Title: Verification Engineer - Intermediate
Work Location: Longmont, CO 80501
Duration: 5 Months
Work Type: Temporary Assignment
Job Type: Onsite
Job Description:
Essential skills:
  • Must be fluent in the synthesizable constructs of SystemVerilog; should be able to design a basic module without any trouble
  • Must be competent in class-based verification techniques using SystemVerilog; UVM experience is highly preferred, but other frameworks like VMM, OVM, or something custom are still valuable
  • Must be familiar with how to compile and run a simulation, open a design, and debug it using an industry standard simulator like Synopsys' VCS, Siemens QuestaSim, or Cadence Xcelium
  • Must have a good understanding of the industry landscape; should understand and articulate ASIC and FPGA-relevant concepts
  • Must be able to pick up new techniques quickly and be a strong self-learner; candidate should be able to design new features thoughtfully after considering all tradeoffs with guidance from senior engineers
Nice-to-have skills:
  • FPGA Experience (Xilinx/client FPGA preferred), Vivado experience
  • Write scripts quickly for task automation or result summaries: Python, Bash, Perl, TCL, etc.
  • High speed IO familiarity like Ethernet, PCIe, CXL
  • Design creation with client Vivado toolchain; familiarity with various client IPs
  • Linux kernel debugging experience
  • Experience with licensed verification IP (VIP) from Siemens, Cadence, or Synopsys
  • ASIC or FPGA bring-up after chip tapeout
JOB DUTIES:
  • Participate in design and functional verification of a block(s) of IP.
  • Be part of a team of design and verification engineers, working closely with other team members to understand and verify the functionality of a given design element within the context of the block and overall system.
  • Be responsible for developing and improving simulation test environments consisting of directed and constrained-random tests to be run during simulation.
  • Be expected to adopt the evolving verification methodologies used in the industry to functionally and work within the existing verification infrastructure.
  • Be familiar with hardware modeling and/or assertion-based verification method.
  • In this role you will be part of a PCIe development and productization team. A majority of the verification will target PCIe device testing DMA, CXL, IDE, VIP models, traffic generators/checkers, etc.
EXPERIENCE:
  • 3 or more years of verification experience with SystemVerilog for IP or system level verification; a particular focus being deep testbench creation experience and/or agent (AKA BFM) development
  • Familiar with UVM verification methodologies
  • Strong debug skills with simulation tools like QuestaSim, VCS, or Xcelium
  • Strong analytical skills and attention to detail
  • Excellent written and communication skills
  • Familiarity with PCIe and serial protocols is a bonus
  • Client/Xilinx FPGA and tools experience is a bonus
TekWissen Group is an equal opportunity employer supporting workforce diversity.

Loading
Please wait..!!